# TF-680 Datasheet

DS\_TF-680\_001R011 Version: 1.013 2012/11/9

Copyright © 2012~2015 Taifatech Inc. All rights reserved.

## Revision History

| Revision | Date       | Modifier      | Description                                 |
|----------|------------|---------------|---------------------------------------------|
| 0.93     | 2010/7/8   | Cliff         | Initial version                             |
| 0.94     | 2010/7/13  | James         | IO pin definition refine                    |
| 0.95     | 2010/7/24  | Cliff         | Add timing chart                            |
| 0.96     | 2010/7/28  | Samuel        | Add marking rule                            |
| 0.97     | 2010/8/3   | Samuel        | Revise pin definitions                      |
| 0.98     | 2010/8/20  | Samuel        | Modify pins                                 |
| 0.99     | 2010/8/24  | Samuel        | Modify pins                                 |
| 0.992    | 2010/9/7   | Samuel        | Add CCIR656 & CCIR601 definitions           |
| 0.994    | 2010/9/23  | Jessica,      | Update the functional description.          |
|          |            | James, Paul   |                                             |
| 0.995    | 2010/9/29  | Cliff, Samuel | Add layout guide. Modify pins               |
| 0.996    | 2010/9/29  | Paul          | Update DC specifications                    |
| 0.997    | 2010/10/26 | Samuel        | Modify pins                                 |
| 0.998    | 2010/11/1  | Samuel        | Exchange Chip_type and Boot_type pins       |
| 0.999    | 2010/11/5  | Samuel        | Add power on sequence                       |
| 1.000    | 2010/11/9  | Samuel        | Modify pins                                 |
| 1.001    | 2010/11/19 | Samuel        | Modify marking rule                         |
| 1.002    | 2010/12/2  | Samuel        | Modify GPIO pins                            |
| 1.003    | 2011/1/19  | Samuel        | Add SPI                                     |
| 1.004    | 2011/1/26  | Samuel        | Modify pin A16                              |
| 1.005    | 2011/3/14  | Samuel        | Add NA pins                                 |
| 1.006    | 2011/3/16  | Samuel        | Revise SD20 & SD22 pins                     |
| 1.007    | 2011/3/30  | Samuel        | Exchange pins # H3 & G3                     |
| 1.008    | 2011/3/31  | Samuel        | Add Reflow Condition                        |
| 1.009    | 2011/4/27  | Samuel        | Modify PVDDIO_USB & PVSSIO_USB              |
|          |            |               | pins                                        |
| 1.010    | 2011/5/30  | Samuel        | Add RGB666                                  |
| 1.011    | 2011/7/29  | Jesse         | -remove CCIR656, CCIR601                    |
|          |            |               | -remove USB                                 |
| 1.012    | 2012/4/24  | Samuel        | Modify pins                                 |
| 1.013    | 2012/11/9  | Pearl         | Modify P.26 Pad Power Supply, the Max value |
|          |            |               | from 3.36 to 3.63                           |

## **Contents**

| 1. | Desc   | cription                         | 4    | - |
|----|--------|----------------------------------|------|---|
| 2. | Feat   | ures                             | 5    | - |
| 3. | Syst   | em block diagram                 | 7    | - |
| 4. | Fun    | ctional Descriptions             | 8    | - |
|    | 4.1    | MCU                              | 8    | - |
|    | 4.2    | Video Interface                  | 9    | - |
|    | 4.3    | Scalar                           | 9    | - |
|    | 4.4    | SDRAM                            | - 10 | - |
|    | 4.5    | AC'97 Interface                  | - 10 | - |
|    | 4.6    | I2S Interface                    | - 10 | - |
|    | 4.7    | SPI Interface                    | - 11 | - |
|    | 4.8    | SDIO Interfaces                  | - 11 | - |
|    | 4.9    | High Speed UART (Bluetooth UART) | - 11 | - |
|    | 4.10   | Standard UART                    | - 12 | - |
|    | 4.11   | IR Receiver                      | - 12 | - |
|    | 4.12   | I2C Interface                    | - 12 | - |
|    | 4.13   | DDC                              | - 12 | - |
|    | 4.14   | 10/100Mbps Ethernet MAC          | - 13 | - |
|    | 4.15   | GPIO                             | - 13 | - |
|    | 4.16   | PLL                              | - 13 | - |
|    | 4.17   | PWM Interface                    | - 13 | - |
| 5. | Pin    | Descriptions                     | - 14 | - |
| 6. | Elec   | etric Characteristics            | - 26 | - |
|    | 6. 1.  | Absolute Maximum Ratings         | - 26 | - |
|    | 6. 2.  | DC Characteristics               | - 26 | - |
| 7. | AC     | Characteristics Timing Chat      | - 28 | - |
|    | 7. 1.  | Reset                            | - 28 | - |
|    | 7. 2.  | MII Interface                    | - 28 | - |
|    | 7. 3.  | MDC/MDIO Interface               | - 29 | - |
|    | 7. 4.  | I2C Interface                    | - 29 | - |
|    | 7. 5.  | PS2 Interface                    | - 30 | - |
|    | 7. 6.  | AC97 Interface                   | - 31 | - |
|    | 7. 7.  | I2S Interface                    | - 32 | - |
|    | 7. 8.  | Video Interface                  | - 33 | - |
|    | 7. 9.  | SDIO Interface                   | - 33 | - |
|    | 7. 10. | GPIO Interface                   | - 35 | _ |

| 7. 11 | . SDRAM Interface | 36 - |
|-------|-------------------|------|
| 8. Gu | uidelines         | 38 - |
| 8.1   | Layout Guide      | 38 - |
| 8.2   | Power on Sequence | 39 - |
| 9. Me | echanical Drawing | 39 - |
| 10.   | Marking Rule      | 41 - |
| Ta    | iwan              | 41 - |
| 11.   | Application Note  | 43 - |
| 11.1  | Reflow Condition  | 43 - |

### 1. Description

TF-680 is a single chip video streaming SoC that includes video codec and up to 7.1 channels audio. TF-680 supports network connectivity via SDIO or Ethernet interface that enables the different connection methods. TF-680 compresses video and audio data and transmits them to Ethernet or WiFi. It can also decompress video and audio data from WiFi or Ethernet and display them on a TV. Image engine in TF-680 compresses video into MJPEG format and the support resolution of video can be up to 1920x1080 resolution. It decompresses MJPEG files and delivers video to a display. Comparing with other compression methods such as MPEG1/2/4 and H.264, MJPEG delivers very low latency bidirectional interactive mechanism which is the best solution for interactive applications. Lip sync mechanism also designed in the TF-680 guarantees video and audio are in sync.

TF-680 embeds scalar engine that can scale down the captured pictures and then transmits them into network under limited network bandwidth.

Two UART, one I2C and one DDC are used for control purpose. Either AC'97 controller or I2S controller are dedicated for audio input and I2S interface supports up to 7.1 channels audio. The ICE interface provides the easiest way for software engineer to develop firmware and debug it. Ethernet MAC is included in TF-680.

TF-680 has one IR which can be receivers or transmitters. TF-680 has two embedded PLL, one is to generate different timing for different resolution display requirements and the other one is dedicated for SDRAM high performance operations.

#### 2. Features

- MCU
  - 32-bit MCU, 160MHz operating frequency
  - 8KB instruction cache and 8KB memory cache
  - 19 multi-functions GPIO ports
- Image compression / decompression engine, 166MHz operating frequency
  - Encode/decode image from 16 x 16 to 2M pixel image
  - Input image format
    - o RGB 888
  - Output image format
    - o RGB 888
    - o RGB 666
  - Image size: supports up to 2M pixel image resolution including the following popular resolutions
    - o 640X480 @ 85fps
    - o 800X600 @ 85fps
    - o 1024X768 @ 75fps
    - o 1280X1024 @ 60fps
    - o 1600X1200 @ 30fps
    - o 720X480 @ 60fps
    - o 1280X720 @ 60fps
    - o 1920X1080 @ 30fps
- Scalar
  - Scale up to any size, maximum resolution up to 2048x2048
  - Scale down to any size
- Supports external SDRAM 2Mx32, 4Mx32, 8Mx32, and up to 32Mx32
- Supports AC'97 controller for audio
- I2S master/slave for audio operating up to 7.1 channels
- SPI interface for external flash, up to 16M bytes
- One SDIO host controller
- One SDIO device controller
- Two UART: one high speed UART and one standard UART
- Single bit IR receiver
- I2C interface
- Supports DDC
- Built-in 10/100M Ethernet MAC
  - 10/100Mbps MAC

- RMII, MII or Turbo MII interface
- 802.3x jamming control for full duplex mode and Jamming for half duplex mode
- Two PLL
  - Input: 12MHz, output: 166MHz and 83MHz
  - Input: 12MHz, output: 12~166MHz
- ICE interface
- 244 balls TFBGA package

3. System block diagram

## 4. Functional Descriptions

Below figure shows the internal block diagram of TF-680.



## 4.1 MCU

The MCU is 32-bit, 5-stage pipeline CPU core with 160MHz operating frequency. The MCU has two caches, one is instruction cache and the other is data cache. Both are 8Kbytes. MMU (Memory Management Unit) is also supported for address conversion. The block diagram is as below. The detail information of MCU refers to the programming guide.



#### 4.2 Video Interface

TF-680 video interface provides RGB888 for video input while TF-680 is configured as video encoder mode, and RGB888 and RGB666 for video output while TF-680 is configured as video decoder mode. For encoder mode, video data and control signals are sampled referring video clock VCLK. In decoder mode, video data and control signals are driven referring video clock VCLK. The maximum frequency of VCLK is 165MHz.

#### 4.3 Scalar

TF-680 Scalar provides scaling down and up capability for video resolution adjustment to satisfy display and network bandwidth requirements. In encoder mode, the Scalar only provides scaling down capability to reduce data bandwidth to satisfy the low network bandwidth requirements. In decoder mode, the Scalar provides scaling down and up capability to satisfy display requirements.

#### 4.4 SDRAM

TF-680 SDRAM interface supports the max access SDRAM size up to 32Mx32. To support 1080P video resolution compression/decompression, the minimum size of SDRAM is 4Mx32. If maximum video resolution is only up 720P, 2Mx32 SDRAM will be sufficient. The SDRAM interface is operating at 160MHz.

#### 4.5 AC'97 Interface

TF-680 AC'97 interface provides Standard AC-Link interface. Bit clock frequency is 12.288MHz. The AC'97 interface provides a bridge between external audio codec and the internal AC'97 controller. AC'97 interface supports audio format 2-channel, 16-bit only. The audio data format inside TF-680 is as bellow. The Packet Header is configurable and it can be Ethernet MAC header data or UDP data. The Time Stamp is used for synchronization between sender and receiver and it must be zero if it is not adopted.



#### 4.6 I2S Interface

TF-680 I2S interface supports 4 audio data format as bellows.

- 2 channels, 16 bits, 48K
   I2S clock frequency is 2 \* 16 \* 48000 = 1536000 Hz
- 2 channels, 24 bits, 48K
   I2S clock frequency is 2 \* 32 \* 48000 = 3072000 Hz
- 8 channels, 16 bits, 48K
   I2S clock frequency is 2 \* 16 \* 48000 = 1536000 Hz
- 8 channels, 24 bits, 48K

I2S clock frequency is 2 \* 32 \* 48000 = 3072000 Hz

The data format inside TF-680 for 8-channel, 16-bit is shown as bellow. The same as AC'97 interface, the Packet Header is configurable and it can be Ethernet MAC header data or UDP data. The Time Stamp is used for synchronization between sender and receiver and it must be zero if it is not adopted.



#### 4.7 SPI Interface

TF-680 SPI interface provides firmware execute in or download from external serial SPI flash. When TF-680 is configured to this mode through power on strap pin, TF-680 executes firmware in external serial SPI flash or downloads firmware from external serial SPI flash to memory. The SPI initial clock frequency is 1MHz. It can be adjust to 13.3MHz by setting the internal register. TF-680 does not supply SPI device mode.

#### 4.8 SDIO Interfaces

TF-680 SDIO interfaces support two SDIO interfaces, one supports host mode, and the other supports slave mode. In the SDIO host mode interface, TF-680 provides 48MHz clock output. For SDIO device mode interface, it accepts max up to 50MHz clock input. Both are support 1-bit and 4-bit data modes.

## 4.9 High Speed UART (Bluetooth UART)

TF-680 High Speed UART interface provides a partial set of modem control pins, including nCTS and nRTS. It can support baud rates up to 1152Kbps. The High Speed UART features include:

- High-speed NS 16C550A-compatible UART
- Programmable baud rates up to 1152Kbps.
- Ability to add or delete standard asynchronous communication bits (start, stop, and parity0 in serial data.
- Programmable baud rate generator that allows the internal clock to be divided by 1 to (216-1) to generate an internal 16X clock
- Fully programmable serial interface:
  - 5-, 6-, 7-, or 8-bit characters
  - Even, odd, and no parity detection
  - 1-, 1.5-, or 2-stop bit generation
- Complete status reporting capability
- Ability to generate and detect line breaks
- Fully prioritized interrupt system controls
- Separate DMA requests for data transmission and reception services
- Break, parity, overrun, framing error simulation for UART mode
- BTUART provides 32-byte transmit FIFO and 32-byte receive FIFO
- STUART provides 16-byte transmit FIFO and 16-byte receive FIFO

#### 4.10 Standard UART

It is the same as High speed UART. But it does not include the modem control pins.

#### 4.11 IR Receiver

TF-680 IR Receiver provides a input pin to receive external IR signal to remote control remote devices. It supports 38KHz and 56KHz IR signal with external IR detector module.

#### 4.12 I2C Interface

TF-680 I2C interface provides two operation modes, one is I2C master and the other is slave mode. For slave mode, it allow external device directly access the internal chip resources with internal MCU to intervene. It can support up to 400kbps.

#### 4.13 DDC

The operation is the same as I2C.

### 4.14 10/100Mbps Ethernet MAC

TF-680 builds in a 10/100Mbps Ethernet MAC with MII, RMII and Turbo MII interfaces for connection with a physical layer device (PHY). TF-680 10/100Mbps Ethernet MAC interface also provides serial management interface to read/write registers of PHY. The MAC supports IEEE802.3x flow control for full duplex mode and jamming flow control mechanism for half duplex mode. When 10/100Mpbs Ethernet MAC interface is configured in RMII or Turbo MII mode, the clock frequency is 50MHz and it is driven by external device.

#### 4.15 GPIO

TF-680 provides a lot of programmable input/output pins (GPIO) for system level applications and usages. Each GPIO can be programmed as an input or output. This GPIO can also be an interrupt input, and it supports at the rising edge, falling edge, and high/low level interrupt sense types. The each port of GPIO can be independently programmed. All these GPIOs are controlled by the module GPIO Controller. The GPIO Controller is clocked by an 80MHz APB clock.

#### 4.16 PLL

TF-680 clock is sourced by external 12MHz crystal and internal PLL generates different frequencies for internal different modules usage. PLL generates xxxx, xxxMHz, and xxxMHz frequencies. The maximum of the frequency generated by PLL is 480MHz. The external crystal specifications include:

- Period Jitter: RMS = 25 ps, PK-PK = 250 ps. Duty cycle: 45 ~ 55 %.
- Locking time = 0.5 ms.

#### 4.17 PWM Interface

TF-680 supports two PWM signals that provide output frequency from 1.25kHz to 80MHz for LED backlight control. It also provides register to configure the duty-cycle of PWM.

## 5. Pin Descriptions

|    | NA_1   | TXD0_3         | SDQMO           | SD_1           | SD_3     | SD_5     | SD_7     | SD_9           | SD_11         | SD_13   | SD_15   | N_SRAS  | SA_10 | SA_0            | SA_3            | SA_6            | Pin |
|----|--------|----------------|-----------------|----------------|----------|----------|----------|----------------|---------------|---------|---------|---------|-------|-----------------|-----------------|-----------------|-----|
| Т  | XD0_1  | TXD0_2         | SD_0            | SD_2           | SD_4     | SD_6     | SD_8     | SD_10          | SD_12         | SD_14   | SDQM1   | SBS_0   | SA_11 | SA_1            | SA_4            | SA_7            |     |
| T. | XCLKO  | TXDO_0         | TXEN0           | RXD0_0         | сого     | ICE1_SEL | NA_2     | SPI_CS         | CHIP_<br>TYPE | N_SWE   | N_SCAS  | SBS_1   | SA_12 | SA_2            | SA_5            | SA_8            |     |
| R  | XCLK0  | RXDO_3         | RXD0_2          | RXD0_1         | RXDV0    | IR0      | SPI1_SEL | BOOT_<br>TYPE  | GP31          | GP18    | GP17    | GP16    | GP15  | GP13            | SA_9            | SD_16           |     |
|    |        |                |                 |                | VCCP_1   | VCCP_2   | VCCP_3   | VCCP_4         | VCCP_5        | VCCP_6  | VCCP_7  | VCCP_8  | GP14  | SDQM2           | SD_18           | SD_17           |     |
|    |        |                |                 |                | VCCP_9   | PVDD2R   | VCCP_10  | VCCP_11        | VCCP_12       | VCCP_13 | VCCP_14 | VCCP_15 | GP11  | GP12            | SD_22           | SD_19           |     |
| ò  |        |                |                 |                | PVSS1CAP | PVDD1R   | VCCC_1   | VCCC_2         | VCCP_16       | VCCP_17 | VCCP_18 | VCCP_19 | GP9   | SCKE            | SD_20           | SD_21           |     |
| PV | /DD1AP | PVSS1AP        | N_RESET         | MDC            | VCCC_3   | VCCC_4   | VCCC_5   | VCCP_20        | VCCP_21       | VCCP_22 | VSSP_14 | VCCP_24 | GP8   | GP10            | SD_23           | SCLK            |     |
| PV | /DD2AP | PVSS2AP        | N_POR           | MDIO           | VSSP_1   | PVSS1R   | VSSP_2   | VSSP_3         | VSSP_4        | VSSP_6  | VSSP_7  | VCCP_23 | GP7   | GP6             | SD_25           | SD_24           |     |
| (  | CLK    | DDC_SDA        | DDC_<br>SCLK    | I2C_SDA        | VSSP_8   | VSSP_9   | VSSP_10  | VSSP_11        | VSSP_12       | VSSP_5  | VSSP_15 | VSSP_13 | GP3   | GP4             | SD_27           | SD_26           |     |
|    | ХО     | N_AC97_<br>RST | AC97_BIT<br>CLK | I2C_SCLK       | PVDD1CAP | PVSS2R   | VSSC_1   | VSSC_2         | VSSP_16       | VSSP_19 | VSSP_18 | VSSP_17 | GP1   | GP2             | SD_29           | SD_28           |     |
| ,  | VCLK   | VB_0           | AC97_<br>SYNC   | AC97_<br>SDIN  | VSSC_3   | VSSC_4   | VSSC_5   | VSSP_20        | VSSP_21       | VSSP_22 | VSSP_24 | VSSP_23 | GP5   | SDQM3           | SD_31           | SD_30           | 8   |
|    | VB_1   | VB_2           | VB_3            | AC97_<br>SDOUT | 12S_MCLK | 12S_SD3  | VHSYNC   | PWM0           | PS2DA0        | PS2CLK0 | GP0     | SD1_D1  | SOUT2 | SIN4            | PVDDIO_<br>USB1 | ANALOG_<br>TEST | 1)  |
| ,  | VB_4   | VB_5           | VB_6            | VG_5           | VR_0     | VR_3     | VVSYNC   | PWM1           | SRC_HS        | SD0_d1  | SDO_CMD | SD1_D0  | NRTS2 | SOUT4           | PVSSIO_<br>USB1 | DMO             |     |
| 2  | VB_7   | VG_0           | VG_1            | VG_6           | VR_1     | VR_4     | VR_7     | SRC_VS         | SDO_D3        | SDO_DO  | SD1_D3  | SD1_CMD | SIN2  | PVDDIO_<br>USB2 | TXR_RKL         | DP0             |     |
| Γ, | VG_2   | VG_3           | VG_4            | VG_7           | VR_2     | VR_5     | VR_6     | VRGB_<br>VALID | SDO_D2        | SDO_CLK | SD1_D2  | SD1_CLK | NCTS2 | VBUS            | PVSSIO_<br>USB2 | ID0             |     |
|    | 16     | 15             | 14              | 13             | 12       | 11       | 10       | 9<br>Top       | 8             | 7       | 6       | 5       | 4     | 3               | 2               | 1               |     |

## I/O Type Convention

Except signals **SCLK** and **VCLK** with 12mA driving output, all output signals are 8mA driving strength.

| Type | Description                     |  |  |  |
|------|---------------------------------|--|--|--|
| I/O  | Bi-directional input and output |  |  |  |
| I    | Input                           |  |  |  |
| О    | Output                          |  |  |  |
| OD   | Open Drain                      |  |  |  |
| IPU  | Internal Pull-Up                |  |  |  |
| IPUC | Controllable internal Pull-Up   |  |  |  |

| Pin      | No              | Type          |                         | Description            |  |
|----------|-----------------|---------------|-------------------------|------------------------|--|
| N_RESET  | H14             | I             | chip reset              |                        |  |
| N_POR    | J14             | I             | power on rese           | et                     |  |
| CLK      | K16             | I             | 12MHz for P             | LL                     |  |
| XO       | L16             | О             | clock output 1          | pad for crystal        |  |
| PVDD1AP  | H16             | I             | PLL analog 3            | .3V power supply       |  |
| PVSS1AP  | H15             | I             | PLL analog g            | round supply           |  |
| PVDD2AP  | J16             | I             | PLL analog 3            | .3V power supply       |  |
| PVSS2AP  | J15             | I             | PLL analog g            | round supply           |  |
| PVDD1CAP | L12             | I             | PLL digital 1           | .2V power supply       |  |
| PVSS1CAP | g12             | I             | PLL digital g           | round supply           |  |
| PVDD1R   | G11             | I             | 1.2V power s            | upply                  |  |
| PVSS1R   | J11             | I             | Ground supply           |                        |  |
| PVDD2R   | F11             | I             | 3.3V power s            | upply                  |  |
| PVSS2R   | L11             | I             | Ground suppl            | ly                     |  |
| VCCC_n   | G9, G10, H10,   | H11, H12      |                         | 1.2V power supply      |  |
|          |                 |               |                         | (n=1~5)                |  |
| VCCP_n   | E5, E6, E7, E8  | , E9, E10, E  | 11, E12, F5,            | 3.3V power supply      |  |
|          | F6, F7, F8, F9, | F10, F12, C   | G5, G6, G7,             | (n=1~24)               |  |
|          | G8, H5, H7, H   | 8, H9, J5     |                         |                        |  |
| VSSP_n   | H6, J6, J7, J8, | J9, J10, J12, | K5, K6, K7,             | Ground supply (n=1~24) |  |
|          | K8, K9, K10, F  | K11, K12, L   | 5, L6, L7, L8,          |                        |  |
|          | M5, M6, M7, N   | M8, M9        |                         |                        |  |
| VSSC_n   | L9, L10, M10,   | M11, M12      |                         | Ground supply (n=1~5)  |  |
| NA_n     | A16, C10        |               |                         | Not available (n=1~2)  |  |
|          |                 |               | A16 must be connected   |                        |  |
|          |                 |               | to ground via a 4.7Kohm |                        |  |
|          |                 |               |                         | resistor.              |  |
| NC       | A16, C10, E13   | , E14, E15,   | E16, F13,               |                        |  |
|          | F14, F15, F16,  | G13, G14, G   | G15, G16                |                        |  |

### CPU I/F

| Pin     | No | Туре   | Description                |
|---------|----|--------|----------------------------|
| GP0/    | N6 | IPUC/O | bit 0 of GPIO port group 1 |
| SPI_CLK |    |        | SPI clock output           |
| GP1/    | L4 | IPUC/O | bit 1 of GPIO port group 1 |
| SPI_DI  |    |        | SPI data input             |

| GP2/       | L3 | IPUC/O | bit 2 of GPIO port group 1     |
|------------|----|--------|--------------------------------|
| EDM_TMS    |    |        | EDM TMS input                  |
| GP3/       | K4 | IPUC/O | bit 3 of GPIO port group 1     |
| EDM_TCK    |    |        | EDM TCK input                  |
| GP4/       | К3 | IPUC/O | bit 4 of GPIO port group 1     |
| EDM_TDI    |    |        | EDM TDI input                  |
| GP5/       | M4 | IPUC/O | bit 5 of GPIO port group 1     |
| EDM_TRST   |    |        | EDM TRST input                 |
| GP6/       | Ј3 | IPUC/O | bit 6 of GPIO port group 1     |
| EDM_TDO    |    |        | EDM TDO output                 |
| GP7/       | J4 | IPUC/O | bit 7 of GPIO port group 1     |
| EDM_GOICE  |    |        | EDM GOICE input                |
| GP8/       | H4 | IPUC/O | bit 8 of GPIO port group 1     |
| EDM_DBGACK |    |        | EDM DBGACK output              |
| GP9/       | G4 | IPUC/O | bit 9 of GPIO port group 1     |
| SD0_WP     |    |        | SD0 alternative write protect  |
| GP10/      | Н3 | IPUC/O | bit 10 of GPIO port 1          |
| SD0_CD     |    |        | SD0 alternative card detect    |
| GP11       | F4 | IPUC/O | bit 11 of GPIO port group 1    |
| GP12       | F3 | IPUC/O | bit 12 of GPIO port group 1    |
| GP13/      | D3 | IPUC/O | bit 13 of GPIO port group 1    |
| I2S1_WS    |    |        | I2S1 word select output        |
| GP14/      | E4 | IPUC/O | bit 14 of GPIO port group 1    |
| I2S1_SCK   |    |        | I2S1 sample clock output       |
| GP15/      | D4 | IPUC/O | bit 15 of GPIO port group 1    |
| I2S1_SD0   |    |        | I2S1 sample data lane-0 output |
| GP16/      | D5 | IPU/O  | bit 16 of GPIO port group 1    |
| PS2SDA1/   |    |        | PS2_1 data                     |
| I2S1_SD1   |    |        | I2S1 sample data lane-1 output |
| GP17/      | D6 | IPUC/O | bit 17 of GPIO port group 1    |
| PS2CLK1/   |    |        | PS2_1 clock                    |
| I2S1_SD2   |    |        | I2S1 sample data lane-2 output |
| GP18/      | D7 | IPUC/O | bit 18 of GPIO port group 1    |
| I2S1_SD3   |    |        | I2S1 sample data lane-3 output |

#### MII/RMII/Turbo-MII

| Pin    | No  | Type | Description                     |
|--------|-----|------|---------------------------------|
| TXCLK0 | C16 | I/O  | Transmission clock              |
|        |     |      | MII/RMII/Turbo-MII tx_clk input |
| TXD0_0 | C15 | О    | bit 0 of transmission data bus  |
|        |     |      | MII/RMII/Turbo-MII txd0 output  |
| TXD0_1 | B16 | О    | bit 1 of transmission data bus  |
|        |     |      | MII/RMII/Turbo-MII txd1 output  |
| TXD0_2 | B15 | О    | bit 2 of transmission data bus  |
|        |     |      | MII/Turbo-MII txd2 output       |
| TXD0_3 | A15 | О    | bit 3 of transmission data bus  |
|        |     |      | MII/Turbo-MII txd3 output       |
| RXCLK0 | D16 | I    | Received clock                  |
|        |     |      | MII/RMII/Turbo-MII rx_clk input |
| RXD0_0 | C13 | I    | bit 0 of received data bus      |
|        |     |      | MII/RMII/Turbo-MII rxd0 input   |
| RXD0_1 | D13 | I    | bit 1 of received data bus      |
|        |     |      | MII/RMII/Turbo-MII rxd1 input   |
| RXD0_2 | D14 | I    | bit 2 of received data bus      |
|        |     |      | MII/Turbo-MII rxd2 input        |
| RXD0_3 | D15 | I    | bit 3 of received data bus      |
|        |     |      | MII/Turbo-MII rxd3 input        |
| RXDV0  | D12 | I    | Receive data valid              |
|        |     |      | MII/RMII/Turbo-MII rx_dv input  |
| COL0   | C12 | I    | MII/RMII/Turbo-MII Collision    |
|        |     |      | indication                      |
| TXEN0  | C14 | О    | Transmission enable             |
| MDC    | H13 | О    | Management data clock           |
| MDIO   | J13 | I/O  | Management data input/output    |

### Video I/F

| Pin        | No. | Type | Description           |
|------------|-----|------|-----------------------|
| VCLK       | M16 | I/O  | pixel clock for RGB   |
|            |     |      | pixel clock for YCbCr |
| VVSYNC     | P10 | I/O  | vertical sync         |
| VHSYNC     | N10 | I/O  | horizontal sync       |
| VRGB_VALID | T9  | I/O  | pixel data valid      |
| SRC_HS     | P8  | I    | source Hsync          |

| SRC_VS | R9    | I    | source Vsync                              |
|--------|-------|------|-------------------------------------------|
| VR_0   | P12   | I/O  | bit 0 (the lowest bit) of pixel red color |
| VR_1   | R12   | I/O  | bit 1 of pixel red color (RGB888)         |
| VR_2   | T12   | I/O  | bit 2 of pixel red color (RGB888)         |
|        |       |      | bit 0 (the lowest bit) of pixel red color |
|        |       |      | (RX : RGB666 )                            |
| VR_3   | P11   | I/O  | bit 3 of pixel red color (RGB888)         |
|        |       |      | bit1 of pixel red color (RX:              |
|        |       |      | RGB666)                                   |
| VR_4   | R11   | I/O  | bit 4 of pixel red color (RGB888)         |
|        |       |      | bit 2 of pixel red color (RX:             |
|        |       |      | RGB666)                                   |
|        |       |      | bit 8 of 12-bit transfer pixel color      |
|        |       |      | (RX)                                      |
| VR_5   | T11   | I/O  | bit 5 of pixel red color (RGB888)         |
|        |       |      | bit 3 of pixel red color (RX:             |
|        |       |      | RGB666)                                   |
|        |       |      | bit 9 of 12-bit transfer pixel color      |
|        |       |      | (RX)                                      |
| VR_6   | T10   | I/O  | bit 6 of pixel red color (RGB888)         |
|        |       |      | bit 4 of pixel red color (RX:             |
|        |       |      | RGB666)                                   |
|        |       |      | bit 10 of 12-bit transfer pixel color     |
|        |       |      | (RX)                                      |
| VR_7   | R10   | I/O  | bit 7 (the highest bit) of pixel red      |
|        |       |      | color (RGB888)                            |
|        |       |      | bit 5 (the highest bit) of pixel red      |
|        |       |      | color (RX : RGB666)                       |
|        |       |      | bit 11 of 12-bit transfer pixel color     |
| NG 0   | D15   | 7.10 | (RX)                                      |
| VG_0   | R15   | I/O  | bit 0 (the lowest bit) of pixel green     |
| NO 1   | D14   | 1/0  | color (RGB888)                            |
| VG_1   | R14   | I/O  | bit 1 of pixel green color (RGB888)       |
| VG_2   | T16   | I/O  | bit 2 of pixel green color (RGB888)       |
|        |       |      | bit 0 (the lowest bit) of pixel green     |
| NG 2   | FD1.5 | 7.10 | color (RX : RGB666)                       |
| VG_3   | T15   | I/O  | bit 3 of pixel green color (RGB888)       |
|        |       |      | bit 1 of pixel green color (RX:           |

|      |     |     | RGB666)                                |
|------|-----|-----|----------------------------------------|
| VG_4 | T14 | I/O | bit 4 of pixel green color (RGB888)    |
|      |     |     | bit 2 of pixel green color (RX:        |
|      |     |     | RGB666)                                |
| VG_5 | P13 | I/O | bit 5 of pixel green color (RGB888)    |
|      |     |     | bit 3 of pixel green color (RX:        |
|      |     |     | RGB666)                                |
|      |     |     | bit 5 of 12-bit transfer pixel color   |
|      |     |     | (RX)                                   |
| VG_6 | R13 | I/O | bit 6 of pixel green color (RGB888)    |
|      |     |     | bit 4 of pixel green color (RX:        |
|      |     |     | RGB666)                                |
|      |     |     | bit 6 of 12-bit transfer pixel color   |
|      |     |     | (RX)                                   |
| VG_7 | T13 | I/O | bit 7 (the highest bit) of pixel green |
|      |     |     | color (RGB888)                         |
|      |     |     | bit 5 (the highest bit) of pixel green |
|      |     |     | color (RX : RGB666)                    |
|      |     |     | bit 7 of 12-bit transfer pixel color   |
|      |     |     | (RX)                                   |
| VB_0 | M15 | I/O | bit 0 (the lowest bit) of pixel blue   |
|      |     |     | color (RGB888)                         |
| VB_1 | N16 | I/O | bit 1 of pixel blue color (RGB888)     |
| VB_2 | N15 | I/O | bit 2 of pixel blue color (RGB888)     |
|      |     |     | bit 0 (the lowest bit) of pixel blue   |
|      |     |     | color (RX : RGB666)                    |
| VB_3 | N14 | I/O | bit 3 of pixel blue color (RGB888)     |
|      |     |     | bit 1 of pixel blue color (RX:         |
|      |     |     | RGB666)                                |
| VB_4 | P16 | I/O | bit 4 of pixel blue color (RGB888)     |
|      |     |     | bit 2 of pixel blue color (RX:         |
|      |     |     | RGB666)                                |
|      |     |     | bit 0 of 12-bit transfer pixel color   |
|      |     |     | (RX)                                   |
| VB_5 | P15 | I/O | bit 5 of pixel blue color (RGB888)     |
|      |     |     | bit 3 of pixel blue color (RX:         |
|      |     |     | RGB666)                                |
|      |     |     | bit 1 of 12-bit transfer pixel color   |

|      |     |     | (RX)                                  |
|------|-----|-----|---------------------------------------|
| VB_6 | P14 | I/O | bit 6 of pixel blue color (RGB888)    |
|      |     |     | bit 4 of pixel blue color (RX:        |
|      |     |     | RGB666)                               |
|      |     |     | bit 2 of 12-bit transfer pixel color  |
|      |     |     | (RX)                                  |
| VB_7 | R16 | I/O | bit 7 (the highest bit) of pixel blue |
|      |     |     | color (RGB888)                        |
|      |     |     | bit 5 (the highest bit) of pixel blue |
|      |     |     | color (RX : RGB666)                   |
|      |     |     | bit 3 of 12-bit transfer pixel color  |
|      |     |     | (RX)                                  |

### Audio I/F

| Pin          | No  | Type | Description                     |
|--------------|-----|------|---------------------------------|
| AC97_SYNC/   | M14 | I/O  | AC-Link sync output             |
| I2S0_WS/     |     |      | I2S0 word select I/O            |
| EDM_TMS      |     |      | EDM TMS input                   |
| AC97_BITCLK/ | L14 | I/O  | AC-Link bit clock input         |
| I2S0_SCK/    |     |      | I2S0 sample clock I/O           |
| EDM_TCK      |     |      | EDM TCK input                   |
| AC97_SDOUT/  | N13 | I/O  | AC-Link data output             |
| I2S0_SD0/    |     |      | I2S0 sample data lane-0 I/O     |
| EDM_TDI      |     |      | EDM TDI input                   |
| AC97_SDIN/   | M13 | I/O  | AC-Link data input              |
| I2S0_SD1/    |     |      | I2S0 sample data lane-1 I/O     |
| EDM_TRST     |     |      | EDM TRST input                  |
| N_AC97_RST/  | L15 | I/O  | AC-Link reset output            |
| I2S0_SD2/    |     |      | I2S0 sample data lane-2 I/O     |
| EDM_TDO      |     |      | EDM TDO output                  |
| I2S0_SD3/    | N11 | I/O  | I2S0 sample data lane-3 I/O     |
| EXTGOICE     |     |      | EDM EXTGOICE input              |
| I2S_MCLK/    | N12 | I/O  | I2S0/I2S1 audio reference clock |
| EDM_DBGACK   |     |      | input                           |
|              |     |      | EDM DBGACK output               |

#### SDRAM I/F

| Pin    | No  | Туре | Description                  |
|--------|-----|------|------------------------------|
| SCKE   | G3  | O    | SDRAM clock enable           |
| N_SRAS | A5  | O    | row address strobe           |
| N SCAS | C6  | O    | column address strobe        |
| N_SWE  | C7  | О    | write enable                 |
| SBS_0  | B5  | О    | bit 0 of bank select address |
| SBS_1  | C5  | О    | bit 1 of bank select address |
| SDQM0  | A14 | О    | bit 0 of data mask           |
| SDQM1  | В6  | О    | bit 1 of data mask           |
| SDQM2  | Е3  | О    | bit 2 of data mask           |
| SDQM3  | M3  | О    | bit 3 of data mask           |
| SCLK   | H1  | О    | SDRAM clock                  |
| SD_0   | B14 | I/O  | bit 0 of data bus            |
| SD_1   | A13 | I/O  | Bit 1 of data bus            |
| SD_2   | B13 | I/O  | Bit 2 of data bus            |
| SD_3   | A12 | I/O  | Bit 3 of data bus            |
| SD_4   | B12 | I/O  | Bit 4 of data bus            |
| SD_5   | A11 | I/O  | Bit 5 of data bus            |
| SD_6   | B11 | I/O  | Bit 6 of data bus            |
| SD_7   | A10 | I/O  | Bit 7 of data bus            |
| SD_8   | B10 | I/O  | Bit 8 of data bus            |
| SD_9   | A9  | I/O  | Bit 9 of data bus            |
| SD_10  | В9  | I/O  | Bit 10 of data bus           |
| SD_11  | A8  | I/O  | Bit 11 of data bus           |
| SD_12  | В8  | I/O  | Bit 12 of data bus           |
| SD_13  | A7  | I/O  | Bit 13 of data bus           |
| SD_14  | В7  | I/O  | Bit 14 of data bus           |
| SD_15  | A6  | I/O  | Bit 15 of data bus           |
| SD_16  | D1  | I/O  | Bit 16 of data bus           |
| SD_17  | E1  | I/O  | Bit 17 of data bus           |
| SD_18  | E2  | I/O  | Bit 18 of data bus           |
| SD_19  | F1  | I/O  | Bit 19 of data bus           |
| SD_20  | G2  | I/O  | Bit 20 of data bus           |
| SD_21  | G1  | I/O  | Bit 21 of data bus           |
| SD_22  | F2  | I/O  | Bit 22 of data bus           |
| SD_23  | H2  | I/O  | Bit 23 of data bus           |
| SD_24  | J1  | I/O  | Bit 24 of data bus           |

| SD_25 | J2         | I/O | Bit 25 of data bus    |
|-------|------------|-----|-----------------------|
| SD_26 | K1         | I/O | Bit 26 of data bus    |
| SD_27 | K2         | I/O | Bit 27 of data bus    |
| SD_28 | L1         | I/O | Bit 28 of data bus    |
| SD_29 | L2         | I/O | Bit 29 of data bus    |
| SD_30 | M1         | I/O | Bit 30 of data bus    |
| SD_31 | M2         | I/O | Bit 31 of data bus    |
| SA_0  | A3         | О   | bit 0 of address bus  |
| SA_1  | В3         | О   | bit 1 of address bus  |
| SA_2  | C3         | O   | bit 2 of address bus  |
| SA_3  | A2         | O   | bit 3 of address bus  |
| SA_4  | B2         | О   | bit 4 of address bus  |
| SA_5  | C2         | O   | bit 5 of address bus  |
| SA_6  | A1         | O   | bit 6 of address bus  |
| SA_7  | B1         | О   | bit 7 of address bus  |
| SA_8  | <b>C</b> 1 | О   | bit 8 of address bus  |
| SA_9  | D2         | О   | bit 9 of address bus  |
| SA_10 | A4         | О   | bit 10 of address bus |
| SA_11 | B4         | О   | bit 11 of address bus |
| SA_12 | C4         | О   | bit 12 of address bus |

### SDIO Host I/F

| Pin     | No | Type   | Description             |
|---------|----|--------|-------------------------|
| SD0_CMD | P6 | IPUC/O | SDIO0 command           |
| SD0_CLK | T7 | О      | SDIO0 clock output      |
| SD0_D0  | R7 | IPUC/O | SDIO0 bit 0 of data bus |
| SD0_D1  | P7 | IPUC/O | SDIO0 bit 1 of data bus |
| SD0_D2  | T8 | IPUC/O | SDIO0 bit 2 of data bus |
| SD0_D3  | R8 | IPUC/O | SDIO0 bit 3 of data bus |

### SDIO Device I/F

| Pin     | No | Type   | Description             |
|---------|----|--------|-------------------------|
| SD1_CMD | R5 | IPUC/O | SDIO1 command           |
| SD1_CLK | T5 | I      | SDIO1 clock input       |
| SD1_D0  | P5 | IPUC/O | SDIO1 bit 0 of data bus |
| SD1_D1  | N5 | IPUC/O | SDIO1 bit 1 of data bus |
| SD1_D2  | T6 | IPUC/O | SDIO1 bit 2 of data bus |

| SD1_D3 R6 IPUC/C | SDIO1 bit 3 of data bus |
|------------------|-------------------------|
|------------------|-------------------------|

## Blue Tooth UART (High Speed UART)

| Pin    | No | Type   | Description                                  |
|--------|----|--------|----------------------------------------------|
| SOUT2/ | N4 | IPUC/O | Blue tooth UART serial output                |
| GP10   |    |        | Bit 10 of GPIO port                          |
| NRTS2/ | P4 | IPUC/O | Blue tooth UART request to send output       |
| GP11   |    |        | When low, this signal informs the modem or   |
|        |    |        | data set that the UART is ready to exchange  |
|        |    |        | data                                         |
|        |    |        | Bit 11 of GPIO port                          |
| SIN2/  | R4 | IPUC/O | Blue tooth UART serial input                 |
| GP12   |    |        | Bit 12 of GPIO port                          |
| NCTS2/ | T4 | IPUC/O | Blue tooth UART clear to send input          |
| GP13   |    |        | When low, this signal indicates that a modem |
|        |    |        | or data set is ready to exchange data.       |
|        |    |        | Bit 13 of GPIO port                          |

### **Standard UART**

| Pin    | No | Type   | Description                 |
|--------|----|--------|-----------------------------|
| SOUT4/ | P3 | IPUC/O | Standard UART serial output |
| GP14   |    |        | Bit 14 of GPIO port         |
| SIN4/  | N3 | IPUC/O | Standard UART serial input  |
| GP15   |    |        | Bit 15 of GPIO port         |

### PS2

| Pin      | No | Type   | Description         |
|----------|----|--------|---------------------|
| PS2CLK0/ | N7 | IPU/O  | PS2_0 clock         |
| GP16     |    |        | Bit 16 of GPIO port |
| PS2DA0/  | N8 | IPUC/O | PS2_0 data          |
| GP17     |    |        | Bit 17 of GPIO port |

#### **PWM**

| Pin   | No | Type   | Description        |
|-------|----|--------|--------------------|
| PWM0/ | N9 | IPUC/O | Panel backlight 0  |
| GP4   |    |        | Bit 4 of GPIO port |
| PWM1/ | P9 | IPUC/O | Panel backlight 1  |
| GP5   |    |        | Bit 5 of GPIO port |

### IR

| Pin  | No  | Type  | Description        |
|------|-----|-------|--------------------|
| IR0/ | D11 | IPU/O | IR0 data           |
| GP2  |     |       | Bit 2 of GPIO port |

### I2C/DDC

| Pin       | No  | Type   | Description                            |
|-----------|-----|--------|----------------------------------------|
| I2C_SCLK/ | L13 | IPUC/O | I2C sample clock in I2C mode.          |
| SPI_CLK/  |     |        | SPI clock in SPI mode while SPI1_SEL=0 |
| GP7       |     |        | and BOOT_TYPE=1.                       |
|           |     |        | Bit 7 of GPIO port                     |
| I2C_SDA/  | K13 | IPUC/O | I2C data in I2C mode.                  |
| SPI_DI/   |     |        | SPI data input in SPI mode while       |
| GP8       |     |        | SPI1_SEL=0 and BOOT_TYPE=1.            |
|           |     |        | Bit 8 of GPIO port group 0             |
| DDC_SCLK/ | K14 | IPUC/O | DDC sample clock                       |
| GP20      |     |        | Bit 20 of GPIO port                    |
| DDC_SDA/  | K15 | IPUC/O | DDC data                               |
| GP6       |     |        | Bit 6 of GPIO port                     |

### **MISCELLANENOUS**

| Pin         | No  | Type | Description                              |
|-------------|-----|------|------------------------------------------|
| SPI1_SEL    | D10 | I    | Pins selection for SPI interface (Please |
|             |     |      | refer to the SPI pins selection)         |
| ICE1_SEL    | C11 | I    | Pins selection for ICE(EDM) interface    |
|             |     |      | (Please refer to the ICE (EDM) pins      |
|             |     |      | selection.)                              |
| SPI_CS/     | C9  | I/O  | SPI chip select output                   |
| ICE_I2S_SEL |     |      | ICE_I2S_SEL: Strap-pin during power on   |
|             |     |      | reset.                                   |

|            |    |        | 1: Enable ICE interface while ICE1_SEL=0, 0: Enable AC97/I2S interface while |
|------------|----|--------|------------------------------------------------------------------------------|
|            |    |        | ICE1_SEL=0.                                                                  |
| CHIP_TYPE  | C8 | I      | 1: decoder mode, 0: encoder mode                                             |
| BOOT_TYPE/ | D9 | IPUC/O | BOOT_TYPE: Strap-pin during power on                                         |
| SPI_DO/    |    |        | reset. 1: Boot from SPI, 0: Boot from                                        |
| GP1        |    |        | I2C                                                                          |
|            |    |        | SPI_DO: SPI data output                                                      |
|            |    |        | Bit 1 of GPIO port                                                           |
| GP31       | D8 | I      | SCAN_ENABLE for testing                                                      |

#### **SPI Pins Selection**

| Setting     | SPI1_SEL=1  | SPI1_SEL=0  |
|-------------|-------------|-------------|
| SPI Signals | BOOT_TYPE=1 | BOOT_TYPE=1 |
| SPI_CLK     | GP0         | I2C_SCLK    |
| SPI_DI      | GP1         | I2C_SDA     |
| SPI_DO      | BOOT_TYPE   | BOOT_TYPE   |
| SPI_CS      | SPI_CS      | SPI_CS      |

### **EDM (ICE) Pins Selection**

| Setting      | ICE1_SEL=0                  | ICE1_SEL=1 |
|--------------|-----------------------------|------------|
| EDM Signals  |                             |            |
| EDM_TCK      | AC97_BITCLK/I2S_SCK/EDM_TCK | GP3        |
| EDM_TMS      | AC97_SYNC/I2S_WS/EDM_TMS    | GP2        |
| EDM_TDI      | AC97_SDOUT/I2S_SD0/EDM_TDI  | GP4        |
| EDM_TDO      | N_AC97_RST/I2S_SD2/EDM_TDO  | GP6        |
| EDM_TRST     | AC97_SDIN/I2S_SD1/EDM_TRST  | GP5        |
| EDM_EXTGOICE | I2S_SD3/EXTGOICE            | GP7        |
| EDM_DBGACK   | I2S_MCLK/ EDM_DBGACK        | GP8        |

## 6. Electric Characteristics

## 6. 1. Absolute Maximum Ratings

(VDD=3.3V or 1.8V, GND=0V)

| Item                      | Symbol | Conditions | Rating           | Unit                   |
|---------------------------|--------|------------|------------------|------------------------|
| Ambient Temperature       | Тав    |            | 0 °C to 70 °C    | $^{\circ}\!\mathbb{C}$ |
| Storage Temperature       | Tstg   |            | -40 °C to 125 °C | °C                     |
| Input Voltage             | VI     |            | -0.3 to VDD+0.3  | V                      |
| HIGH Level Output Current | Іон    |            | -10              | mA                     |
| LOW Level Output Current  | Iol    |            | 10               | mA                     |

#### 6. 2. DC Characteristics

(VCCP=1.62V to 1.98V, Ta= 0°C to +70°C) OR (VCCP=2.97V to 3.63V, Ta= 0°C to +70°C)

| Item                       | Symbol          | Conditions           | Min. | Тур. | Max. | Unit |
|----------------------------|-----------------|----------------------|------|------|------|------|
| Core Power Supply          | VCCC            |                      | 1.08 | 1.2  | 1.32 | V    |
| D ID C I                   | VCCP            | 1.8V                 | 1.62 | 1.8  | 1.98 | V    |
| Pad Power Supply           | VCCF            | 3.3V                 | 2.97 | 3.3  | 3.63 | V    |
| Input Low Voltage          | VIL             | 1.8V                 | -0.3 | -    | 0.69 | V    |
| Input Low Voltage          | V IL            | 3.3V                 | -0.3 | -    | 0.8  | V    |
| Innut High Waltage         | V <sub>IH</sub> | 1.8V                 | 1.05 | -    | 2.28 | V    |
| Input High Voltage         | V IH            | 3.3V                 | 2.0  | -    | 3.6  | V    |
| Output Law Valtage         | Vol             | 1.8V                 | -    | -    | 0.45 | V    |
| Output Low Voltage         | VOL             | 3.3V                 | -    | -    | 0.4  | V    |
| O II' 1 W 1.               | Vон             | 1.8V                 | 1.17 | -    | -    | V    |
| Output High Voltage        |                 | 3.3V                 | 2.4  | -    | -    | V    |
| Input Low Leakage Current  | Ilil            | Input voltage = 0V   | -    | -    | 1    | uA   |
| Input High Leakage Current | Iын             | Input voltage = 3.6V | -    | -    | -1   | uA   |
|                            |                 | or 1.98V             |      |      |      |      |
| Input Pin Capacitance      | Cı              | f=1MHz, VDD=0V       | 1    | -    | 10   | pF   |
| Output Pin Capacitance     | Co              | f=1MHz, VDD=0V       | 1    | -    | 10   | pF   |
| Input/Output Pin           | Сю              | f=1MHz, VDD=0V       | -    | -    | 10   | pF   |
| Capacitance                |                 |                      |      |      |      |      |
| Active Current             | Idd             | f=83MHz              | -    | -    |      | mA   |
| Input Leakage              | IL              |                      | -    | -    | 1    | uA   |

| Low level output current@ | 8mA  | 4.0  | 7.4  | 10.5 | mA |
|---------------------------|------|------|------|------|----|
| $V_{OL} = 0.45V$          | 12mA | 6.0  | 11.1 | 15.8 | mA |
| Low level output current  | 8mA  | 8.4  | 13.3 | 16.3 | mA |
| @VoL =0.4V                | 12mA | 12.6 | 19.9 | 24.4 | mA |
| High level output current | 8mA  | 3.7  | 6.0  | 8.4  | mA |
| @Voн = 1.35V              | 12mA | 5.5  | 9.0  | 12.5 | mA |
| High level output current | 8mA  | 9.4  | 19.2 | 29.9 | mA |
| @Voн =2.4V                | 12mA | 14.2 | 28.9 | 44.8 | mA |

## 7. AC Characteristics Timing Chat

### 7. 1. Reset



| Item       | Symbol            | Min. | Max. | Unit |
|------------|-------------------|------|------|------|
| RESET time | $t_{\mathrm{ST}}$ | 1    | -    | us   |

### 7. 2. MII Interface



| Item                       | Symbol    | Min. | Max. | Unit |
|----------------------------|-----------|------|------|------|
| MII output data delay time | $t_{TXD}$ | -    | 20   | ns   |



| Item                      | Symbol           | Min. | Max. | Unit |
|---------------------------|------------------|------|------|------|
| MII input data setup time | $t_{RXS}$        | 5    | -    | ns   |
| MII input data hold time  | t <sub>RXH</sub> | 2    | -    | ns   |

## 7. 3. MDC/MDIO Interface



| Item                            | Symbol       | Min.            | Max.              | Unit |
|---------------------------------|--------------|-----------------|-------------------|------|
| MDC/MDIO output data delay time | $t_{ m MDO}$ | $(t_{cycle}/2)$ | $(t_{cycle}/2)+5$ | ns   |

Note:  $t_{\text{cycle}}$  is the cycle time of the MDC clock which is configurable.

## 7. 4. I2C Interface



| Item                                           | Symbol              | Min. | Max. | Unit |
|------------------------------------------------|---------------------|------|------|------|
| I <sup>2</sup> C SCLK clock frequency          |                     | 100  | -    | kHz  |
| Low period of the I <sup>2</sup> C SCLK clock  | $t_{ m IICCL}$      | 4.7  | -    | us   |
| High period of the I <sup>2</sup> C SCLK clock | t <sub>IICCH</sub>  | 4.0  | -    | us   |
| I <sup>2</sup> C start setup time              | $t_{ m IICSTS}$     | 4.7  | -    | us   |
| I <sup>2</sup> C start hold time               | $t_{IICSTH}$        | 4.0  | -    | us   |
| I <sup>2</sup> C data setup time               | $t_{IICDAS}$        | 250  | -    | ns   |
| I <sup>2</sup> C data hold time                | t <sub>IICDAH</sub> | 0    | -    | ns   |

| I <sup>2</sup> C stop setup time | $t_{IICSPS}$ | 4.0 | - | us |
|----------------------------------|--------------|-----|---|----|

## 7. 5. PS2 Interface



| Item                                         | Symbol              | Min. | Max.                  | Unit |
|----------------------------------------------|---------------------|------|-----------------------|------|
| PS2 data to falling edge of clock setup time | t <sub>PS2DCS</sub> | 5    | 25                    | us   |
| PS2 rising edge of clock to data hold time   | t <sub>PS2CDH</sub> | 5    | t <sub>PS2CH</sub> -5 | us   |
| low period of the PS2 clock                  | t <sub>PS2CL</sub>  | 30   | 50                    | us   |
| high period of the PS2 clock                 | t <sub>PS2CH</sub>  | 30   | 50                    | us   |
| PS2 does not start another transmission time | t <sub>PS2F</sub>   | ~0   | 50                    | us   |
| PS2 byte receive time                        |                     | -    | 1.1                   | ms   |



| Item                         | Symbol             | Min. | Max. | Unit |
|------------------------------|--------------------|------|------|------|
| low period of the PS2 clock  | t <sub>PS2CL</sub> | 30   | 50   | us   |
| high period of the PS2 clock | t <sub>PS2CH</sub> | 30   | 50   | us   |
| PS2 byte send time           |                    | ı    | 1.1  | ms   |

### 7. 6. AC97 Interface



| Item                                          | Symbol                | Min. | Max. | Unit |
|-----------------------------------------------|-----------------------|------|------|------|
| AC97 reset time                               | t <sub>AC97ST</sub>   | 1    | -    | us   |
| AC97 reset de-assert to bitclk or sdin active | t <sub>AC97STD</sub>  | -    | 25   | ns   |
| AC97 reset de-assert to bitclk rising         | t <sub>AC97STCH</sub> | 163  | 400  | ns   |
| low period of the AC97 bitclk                 | t <sub>AC97CL</sub>   | 36   | 45   | ns   |
| high period of the AC97 bitclk                | t <sub>AC97CH</sub>   | 36   | 45   | ns   |
| AC97 input data setup time                    | t <sub>AC97S</sub>    | 10   | -    | ns   |
| AC97 input data hold time                     | t <sub>AC97H</sub>    | 10   | -    | ns   |



| Item                                 | Symbol               | Min. | Max. | Unit |
|--------------------------------------|----------------------|------|------|------|
| Period of the AC97 sync              | t <sub>AC97SC</sub>  | 20   | -    | us   |
| High period of the AC97 sync         | t <sub>AC97SH</sub>  | 1    | -    | us   |
| Low period of the AC97 sync          | $t_{AC97SL}$         | 19   | -    | us   |
| AC97 sync de-assert to bitclk rising | t <sub>AC97SCH</sub> | 163  | -    | ns   |



| Item                        | Symbol             | Min. | Max. | Unit |
|-----------------------------|--------------------|------|------|------|
| AC97 output data delay time | t <sub>AC97D</sub> | ı    | 15   | ns   |

## 7. 7. I2S Interface



| Item                                      | Symbol            | Min. | Max. | Unit |
|-------------------------------------------|-------------------|------|------|------|
| period of the I <sup>2</sup> S clock      | $t_{\rm IISC}$    | 360  | 440  | ns   |
| low period of the I <sup>2</sup> S clock  | $t_{ m IISCL}$    | 110  | -    | ns   |
| high period of the I <sup>2</sup> S clock | $t_{\rm IISCH}$   | 110  | -    | ns   |
| I <sup>2</sup> S input data setup time    | $t_{ m IISS}$     | 60   | -    | ns   |
| I <sup>2</sup> S input data hold time     | t <sub>IISH</sub> | 0    | -    | ns   |

2012/11/9

### 7. 8. Video Interface



| Item                                    | Symbol         | Min. | Max. | Unit |
|-----------------------------------------|----------------|------|------|------|
| Period of the video pixel clock         | $t_{\rm PIXC}$ | 6    | -    | ns   |
| Video input data and control setup time | $t_{PIXS}$     | 2    | -    | ns   |
| Video input data and control hold time  | $t_{\rm PIXH}$ | 1    | -    | ns   |

### 7. 9. SDIO Interface

## 25MHz timing chart



| Item                 | Symbol            | Min. | Max. | Unit |
|----------------------|-------------------|------|------|------|
| SDIO clock frequency | $t_{\mathrm{PP}}$ | ı    | 25   | MHz  |
| Clock low time       | $t_{CKL}$         | 10   | -    | ns   |
| Clock high time      | t <sub>CKH</sub>  | 10   | -    | ns   |
| Input setup time     | $t_{\rm ISU}$     | 5    | -    | ns   |
| Input hold time      | t <sub>IHD</sub>  | 5    | -    | ns   |
| Output delay time    | t <sub>ODLY</sub> | 0    | 10   | ns   |

## 50MHz timing diagram



| Item                 | Symbol           | Min. | Max. | Unit |
|----------------------|------------------|------|------|------|
| SDIO clock frequency | $t_{PP}$         | -    | 50   | MHz  |
| Clock low time       | $t_{CKL}$        | 7    | -    | ns   |
| Clock high time      | $t_{CKH}$        | 7    | -    | ns   |
| Input setup time     | $t_{\rm ISU}$    | 5    | -    | ns   |
| Input hold time      | t <sub>IHD</sub> | 5    | -    | ns   |
| Output hold time     | t <sub>OHD</sub> | 2.5  | -    | ns   |

## 7. 10. GPIO Interface



| Item                             | Symbol         | Min. | Max. | Unit |
|----------------------------------|----------------|------|------|------|
| GPIO output high data delay time | $t_{ m GPIOD}$ | 9    | -    | ns   |
| GPIO output low data delay time  | $t_{ m GPIOD}$ | 3    | -    | ns   |



| Item                       | Symbol         | Min. | Max. | Unit |
|----------------------------|----------------|------|------|------|
| GPIO input data setup time | $t_{ m GPIOS}$ | 5    | 12   | ns   |
| GPIO input data hold time  | $t_{ m GPIO}$  | 5    | 12   | ns   |

### 7. 11. SDRAM Interface



| Item                                 | Symbol            | Min. | Max. | Unit |
|--------------------------------------|-------------------|------|------|------|
| Period of the SDAM clock             | $t_{CK}$          | 6    | -    | ns   |
| High period of the SDAM clock        | $t_{CH}$          | 2.8  | -    | ns   |
| Low period of the SDAM clock         | $t_{\mathrm{CL}}$ | 3    | -    | ns   |
| SDRAM output RAS, CAS, WE delay time | $t_{CMD}$         | 2.65 | 4.35 | ns   |
| Auto refresh time                    | $t_{ m RFC}$      | 26   | 52   | us   |



| Item                                 | Symbol      | Min. | Max. | Unit |
|--------------------------------------|-------------|------|------|------|
| SDRAM output RAS, CAS, WE delay time | $t_{CMD}$   | 2.65 | 4.35 | ns   |
| SDRAM output address delay time      | $t_{ m AD}$ | 2.45 | 4.3  | ns   |
| SDRAM output data delay time         | $t_{ m DD}$ | 1    | 4.5  | ns   |



| Item                        | Symbol          | Min. | Max. | Unit |
|-----------------------------|-----------------|------|------|------|
| SDRAM input data setup time | $t_{ m DS}$     | 0.5  | -    | ns   |
| SDRAM input data hold time  | t <sub>DH</sub> | 0    | -    | ns   |

#### 8. Guidelines

#### 8.1 Layout Guide

There are some generic constrains for PCB layout and manufacturing. For other device specific constrains, please refer datasheets provided by venders or the documentation: "TF-680 PCB Layout guide.doc".

- I. Recommend 4-layer PCB stack up
  - ✓ Layer 1 for signal
  - ✓ Layer 2 for ground
  - ✓ Layer 3 for power
  - ✓ Layer 4 for signal

#### II. Clock signal

✓ All of the Clock signals must be routing on the TOP layer of PCB, no via and shorten the clock trace as possible

#### III. Power supply decoupling

- ✓ Decoupling capacitors should be connected as close as possible to their respective power and ground
- ✓ Short and wide trace
- ✓ Ground pins should connect directly to its respective decoupling capacitor ground lead; then connected to the ground plane through a ground via
- ✓ DO NOT connect the power pins of BGA chip to power plane through vias directly. The power traces should be connected to power plane on one side, and connect the other side to bypass capacitors before connect them to power pins of chip

#### IV. SDRAM interface

- ✓ The Clock signal of SDRAM (MCLK/MCKE) signal should be routing on the Top layer, and Spacing between data bus trace and clock trace> 20 mil
- ✓ The trace clearance must > the stackup thickness of L1 and L2
- ✓ Spacing the clock trace and the PLL power >20 mil

#### V. Crystal constraints

- ✓ Must be placed as close as possible to the XI, XO pins
- ✓ Overlaying the ground plane
- ✓ The ground reference of the external capacitors connected to the crystal pins must be connected very close to the ground
- ✓ High speed traces should not be routed under or adjacent these pins

#### 8.2 Power on Sequence

The guide line is the PAD power should be ready before the Core power. For TF680, there are 3.3V for PLL PAD powers, 3.3/1.8V for other PAD power. These powers should lead before the Core power 1.2V. If you do not follow the sequence, the PAD may enter latch-up state. The chip will not enter normal state.

The proposal for the delay of PAD power to Core power is less than 1ms. The long delay time may reduce the chip life.

## 9. Mechanical Drawing

Unit in mm









## 10. Marking Rule



"x" represents a number from 1 to 9 and "y" represents an alphabet from A to Z.

### **Marking information**

Line 1: Company name (taifatech)





Line 5: Country (Taiwan)

## 11. Application Note

#### 11.1 Reflow Condition

